器件名称: TMPR28051-3-SL5
功能描述: TMPR28051 STS-1/AU-3 (STM-0) Mapper Device Advisory for Version 5 of the Device
文件大小: 1090.99KB 共90页
简 介:Advisory August 5, 1999
TMPR28051 STS-1/AU-3 (STM-0) Mapper Device Advisory for Version 5 of the Device
Register Architecture (RA) Map
RA-1. Reset Bit
The software reset bit (bit 0) of register 0x00 is not functional.
RA-2. Transmit Path AIS Insert Bit
The TXPAISINS bit (bit 5) of register 0x01 produces both AIS-P and AIS-L.
RA-3. STS-1 Loss of Pointer Mask Bit
The STS1LOPMSK bit (bit 2) of register 0x04 masks both STS1LOP and STS1LOF.
RA-4. STS-1 Loss of Frame Mask Bit
The STS1LOFMSK bit (bit 1) of register 0x04 is not functional.
RA-5. VTLABCOM and VTRFIRDICOM Interrupt Bits
Occasionally, it might require multiple reads to clear the composite interrupt bits VTLABCOM (bit 2 of register 0x05) and VTRFIRDICOM (bit 4 of register 0x05).
Error Insertion (EI)
EI-1. DS1/E1 Alarm Indication Signal
The device does not insert DS1/E1 AIS towards the STS-1 if there is an LOC condition in the incoming DS1/E1 signal.
EI-2. LOC Condition in E1 Loopback Mode
In the absence of an input clock, the device detects an LOC condition and generates TU-AIS upstream, even if the loopback path is selected (the loopback signal is overwritten by TU-AIS).
TMPR28051 STS-1/AU-3 (STM-0) Mapper Device Advisory for Version 5 of the Device
Advisory August 5, 1999
Error Insertion (EI) (continued)
EI-3. False S-BIP, L-BIP, and P-BIP Error Insertion
The device transmits S-BIP, L-BIP, and P-BIP errors when configured for automatic insertion of REI, and certain STS-1 error conditions such as LOS, LOF, L……