EEPW首页 | 器件索引 | 厂商列表 | IC替换 | 微缩略语 | 电路图查询
器件查询:
400万器件资料库等您来搜!
   首页 > ADI > AD800-45BQ

AD800-45BQ

器件名称: AD800-45BQ
功能描述: Clock Recovery and Data Retiming Phase-Locked Loop
文件大小: 253.41KB    共12页
生产厂商: ADI
下  载:    在线浏览   点击下载
简  介:a FEATURES Standard Products 44.736 Mbps—DS-3 51.84 Mbps—STS-1 155.52 Mbps—STS-3 or STM-1 Accepts NRZ Data, No Preamble Required Recovered Clock and Retimed Data Outputs Phase-Locked Loop Type Clock Recovery—No Crystal Required Random Jitter: 20 Peak-to-Peak Pattern Jitter: Virtually Eliminated 10KH ECL Compatible Single Supply Operation: –5.2 V or +5 V Wide Operating Temperature Range: –40C to +85 C Clock Recovery and Data Retiming Phase-Locked Loop AD800/AD802* FUNCTIONAL BLOCK DIAGRAM CD DATA INPUT DET COMPENSATING ZERO ∑ LOOP FILTER VCO fDET RETIMING DEVICE RECOVERED CLOCK OUTPUT RETIMED DATA OUTPUT AD800/AD802 FRAC OUTPUT PRODUCT DESCRIPTION The AD800 and AD802 employ a second order phase-locked loop architecture to perform clock recovery and data retiming on Non-Return to Zero, NRZ, data. This architecture is capable of supporting data rates between 20 Mbps and 160 Mbps. The products described here have been defined to work with standard telecommunications bit rates. 45 Mbps DS-3 and 52 Mbps STS-1 are supported by the AD800-45 and AD800-52 respectively. 155 Mbps STS-3 or STM-1 are supported by the AD802-155. Unlike other PLL-based clock recovery circuits, these devices do not require a preamble or an external VCXO to lock onto input data. The circuit acquires frequency and phase lock using two control loops. The frequency acquisition control loop initially acquires the clock frequency of the input data. The phase-lock loop then acquires the phase of the input ……
相关电子器件
器件名 功能描述 生产厂商
AD800-45BQ Clock Recovery and Data Retiming Phase-Locked Loop AD
AD800-45BQ Clock Recovery and Data Retiming Phase-Locked Loop ADI
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2